High-Speed Electronic Circuits for 100 Gb/s Transport Networks

M. Möller
Saarland University, Campus C 6.3 OG 8, 66123 Saarbrücken, Saarland, Germany, also with MICRAM Microelectronic GmbH, Konrad Zuse Str. 10, 44801 Bochum, Germany
michael.moeller@eus.uni-saarland.de

Abstract: An overview of state-of-the-art high-speed electronic circuits for major 100 Gb/s modulation schemes is given. The results show the trade-off between electrical performance and energy efficiency and lead to design considerations for future transceiver electronics.

©2010 Optical Society of America
OCIS codes: (060.2330) Fiber optics communications; (060.2360) Fiber optics links and subsystems.

1. Introduction

100 Gb/s Ethernet technology is still under development but has entered a stage where electronic components are selected according to their competitive potential at product level. That is, besides the electrical performance also low power consumption (energy efficiency), integration and reconfiguration capability, reliability and cost become important design criteria. As high-speed operation is in general supported by high operating currents, power saving is a big challenge in the development of high-speed circuits for the transceivers with their various coding schemes under discussion (e.g. OOK, DP-QPSK, OFDM). This holds especially for those circuits where performance close to the feasibility limit is required. Apart from circuit concepts this limit depends strongly on the choice of semiconductor technology, the partitioning, and the related component interfaces. Furthermore, specifications can be relaxed by either shifting performance requirements from one chip to another with a higher capability or by compensating for deterministic performance degradations by algorithms within the DSP. All these criteria together with the possible degrees of freedom make transceiver development a rather complex task where fix points and boundary conditions are helpful for orientation. This work shall support orientation by presenting an overview of state-of-the-art high-speed electronic circuits together with performance, power consumption, and technology considerations (Sect. 2, 3, and 4). Sect. 5 draws some conclusions and proposes a possible development strategy.

2. SerDes components, Multiplexer (Mux), Clock and Data recovery with Demultiplexer (CDR&Demux)

For the Mux circuits in Tab. 1 those with bipolar transistors and direct selector output have the highest inherent speed potential of all lumped circuit concepts discussed in this work (cf. [14]). In III-V InP technology record rates of 165 Gb/s are achieved [46] that can be traded for lower power consumption and higher voltage swing (cf. Tab 1).

Table 1. Some state-of-the-art MUX and CDR&Demux results.

<table>
<thead>
<tr>
<th>MUX</th>
<th>CDR&amp;Demux</th>
</tr>
</thead>
<tbody>
<tr>
<td>BR/ Gb/s</td>
<td>V_{out}/mV</td>
</tr>
<tr>
<td>III-V HBT (InP)</td>
<td>165</td>
</tr>
<tr>
<td>100</td>
<td>700</td>
</tr>
<tr>
<td>SiGe HBT, BiCMOS</td>
<td>132</td>
</tr>
<tr>
<td>86</td>
<td>600</td>
</tr>
<tr>
<td>CMOS</td>
<td>60</td>
</tr>
<tr>
<td>50</td>
<td>200</td>
</tr>
<tr>
<td>40</td>
<td>400</td>
</tr>
<tr>
<td>40</td>
<td>560</td>
</tr>
<tr>
<td>40</td>
<td>800</td>
</tr>
</tbody>
</table>

Bitrate (BR), differential output voltage (V_{out}), power (P), transistor transit maximum oscillation frequency (f_t/f_{max}), min. input voltage (V_{min}).

The same can be done in SiGe designs that are able to operate up to 132 Gb/s in state-of-the-art BiCMOS technology [47]. However, a certain speed overhead should be preserved to comply with production requirements for yield and reliability. Sufficient high speed to trade with power is expected to come from next generation 500 GHz SiGe bipolar transistors, currently under investigation (cf. e.g. www.dotfive.eu). Probably as a consequence of high data/clock rate and high voltage swings required in the final Mux stage, CMOS designs are struggling with data rates above 40 Gb/s. Only a rudimentary selector core reaches 60 Gb/s [4] aiming at demonstrating a low power consumption, which, however, rapidly increases by circuit complexity [4-7,13].
BiCMOS technologies are applied and, besides the CMOS part, also the bipolar part adopts applicable energy offer single-ended output voltage swings in excess of 2V
Tab. 1 shows that modulator drivers realized as distributed amplifiers in InP DHBT (also true for HEMTs) technology offer single-ended output voltage swings in excess of 2V pp and sufficient bandwidth and gain for 100 Gb/s operation at reasonable power consumption [15]. Generally this distributed type of amplifier has linearized gain stages suitable for multilevel or even analog modulation schemes. At the lower bandwidths of such schemes significantly higher output voltages can be obtained [17], though not necessary if future 100 Gb/s modulators operate with driving voltages well below 2 V pp [1,2]. This enables also the application of (almost) linear, distributed SiGe and CMOS drivers [18-22] that offer >2 V pp voltage swing up to 40 Gb/s/30 GHz in differential (push-pull) configurations. Energy efficiency and signal performance can be improved if driving voltages below 1 V ppm are allowed. In this case the analog DAC output voltage (1.6 V pp Tab. 3 [35]) is sufficiently high to drive directly the modulator. Digital voltage swing at 100 Gb/s can be increased by utilizing the power-Mux concept [14].
Real transimpedance amplifiers (TIA) [23-25,27] in Tab. 2 use parallel feedback technique to achieve a low input impedance (<50Ω) that improves bandwidth and input sensitivity. As feedback quality is reduced at higher speed and matching of 50-Ω photodiodes is required, amplifier without feedback can be applied [26,28,30]. From Tab. 2 and from a comparison in [25] SiGe bipolar technology offers superior performance for the TIA. Cost and size of the receiver can be improved by a higher integration level, e.g. 4x25Gb/s TIA [31]. Interface power can be saved if there is an AGC amplifier that can be integrated together with the TIA [30] (or with the ADC).
Amplifiers with automatic gain control (AGC) experience a renaissance as they help to exhaust the full vertical resolution of the succeeding ADC by keeping the ADC input amplitude at full scale, i.e. independent of the varying intensity of the received signal. Best results achieved in comparatively slow SiGe technology [33, 45] demonstrate the feasibility to create such amplifiers with sufficient bandwidth and point out a large power saving potential if much faster state-of-the-art technologies were applied. Imperfections in the frequency dependent transfer function can be compensated for by algorithmic post-processing in the DSP if their dependency on the gain setting is known.

### 4. Conversion between analogue and digital domain
Recent developments [34,35] of very fast digital-to-analog converters (DAC), shown in Tab. 3, achieve sampling rates in excess of 30 GSample/s and a physical resolution of 6 Bit. As a figure-of-merit to characterize
State-of-the-art high-speed circuits show enough performance for operation in 100G Ethernet transceivers.

5. Conclusion and outlook

Technologies can be combined either by a 2D or 3D chip assembly or by applying state-of-the-art BiCMOS. However, power consumption is far too high and best results are obtained in different technologies. Following the steps of the SiGe converters [35, 41]. Besides a realization of the plain converters in state-of-the-art BiCMOS technology also integration of converter and DSP can be achieved by a 2D or 3D system in a package assembly, potentially together with the electro-optical converters. For chip-to-chip signaling over the very short distances in the package, energy efficient parallel 25/28 Gb/s interfaces can be applied [48]. However, adequate measures for thermal management of such an assembly have to be considered. For power saving integration of ADC and probably also the DSP, next generation BiCMOS technology appears to be a viable option as it could offer both, 500 GHz bipolar transistor speed and 65 nm CMOS on the same chip.

5. Conclusion and outlook

State-of-the-art high-speed circuits show enough performance for operation in 100G Ethernet transceivers. However, power consumption is far too high and best results are obtained in different technologies. Following the trend in low driving-voltage modulators, the whole high-speed transceiver electronics can be realized in state-of-the-art SiGe-bipolar and CMOS technology. Depending on integration, cost and flexibility aspects both technologies can be combined either by a 2D or 3D chip assembly or by applying state-of-the-art BiCMOS technologies. A significant step towards higher integrated, energy efficient, low cost transceivers can be enabled by future BiCMOS technologies if bipolar transistor speed is high enough to trade for low power consumption and the CMOS part is suitable for integration of fast high gate-count logic, potentially including the DSP.

6. Acknowledgement

The author thanks all team members of Micram and UdS for their valuable contribution to this work. Some results were derived from activities within the 100GET program, partly financed by the German BMBF.

References

[5] [48]